Part Number Hot Search : 
AD760 ATTIN CIL931 5558GS7F 20PT1021 CIL931 UPD8048H 5558GS7F
Product Description
Full Text Search
 

To Download DS2711ZT Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 of 15 general d escription the ds2711 and ds2712 are ideal for in - system or stand - alone charging of 1 or 2 aa or aaa nimh ?loose? cells. temperature, voltage, and charge time are monitored to provide proper fast - charging control algorithms f or nickel metal hydride (nimh) batteries. battery tests are included to detect defective or inappropriate cells such as alkaline primary batteries. the ds2711/ds2712 support series and parallel topologies, with independent monitoring and control of each ce ll. charging of nicd chemistry cells is also supported. applications desktop/stand - alone chargers (aaa/aa) digital still cameras music players games toys features ? charge 1 or 2 nimh cells ? detect and avoid charging alkaline cells ? precharge deeply depleted c ells ? fast charge nimh with - ? v termination sensitivity of 2mv (typ) ? monitor voltage, temperature, and time for safety and secondary termination ? regulate charge current: linear control (ds2711) switch - mode control (ds2712) ? drive p mos or pnp- type pass elemen t or switch, or an optocoupler ? compatible with popular optocouplers and integrated primary - side pwm controllers ? small 16 - pin so or tssop package s pin configuration vp2 16 vp1 15 cc1 1 cc2 2 led1 3 vss 4 led2 5 csout 6 vn1 7 vn0 8 thm2 14 thm1 13 vdd 12 tmr 11 ctst 10 dmsel 9 pin description pin name function 1 cc1 cell 1 ch arge - control output 2 cc2 cell 2 charge - control output 3 led1 cell 1 status 4 v ss ground reference and chip - supply return 5 led2 cell 2 status, mode - select input 6 csout current - sense output 7 vn1 current - sense + input 8 vn0 current - sense - input 9 dmsel display - mode select 10 ctst cell test threshold set 11 tmr charge timer set 12 v dd chip - supply input (4.0v to 5.5v) 13 thm1 cell 1 thermistor input 14 thm2 cell 2 thermistor input 15 vp1 cell 1 positive - terminal sense input 16 vp2 cell 2 posi tive - terminal sense input ds2711/ds2712 loose - cell nimh chargers so (150 mil s ) tssop (4.4 mm) 19 - 5 826 ; rev 4/11
ds2711/ds2712: loose - cell nimh charger s 2 of 15 absolute maximum ratings voltage range on all pins relative to v ss ?????????????????????????? - 0.3v to +6v voltage range on dmsel ??????????????????. ???????????????. v dd + 0.3v continuous sink current cc1, cc2, led1, led2 , and csout ????????????............................ 20ma operating temperature range ?????????????????????????????? - 40c to +85c storage temperature range ??????????????????????????????. - 55c to +125c lead t emperature (soldering, 10s) ................................ ................................ ................................ ................. +300 c soldering t emperature ( reflow ) lead(pb) - free ................................ ................................ ................................ ................................ ............ + 26 0 c containing lead(pb) ................................ ................................ ................................ ................................ ... +240 c this is a stress rating only and funct ional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods of time ma y affect reliability. recomm ended dc operating conditions (4.0v v dd 5.5v , t a = -20 c to +70 c , unless otherwise noted .) parameter symbol conditions min typ max units supply voltage v dd (note 1) 4.0 5.5 v input voltage range led2, dmsel - 0.3 +5.5 v dc electrical characte ristics (4.0v v dd 5.5v, t a = -20 c to +70 c, unless otherwise noted.) parameter symbol conditions min typ max units supply current, v dd i dd operating mode 250 500 a uvlo threshold v uvlo v dd rising (note 1) 3.5 3.9 v uvlo hysteresis v uhys v dd f alling from above v uvlo 40 mv output - voltage low, cc1, cc2, led1, led2 v ol1 v dd = 5.0v, i ol = 20ma (note 1) 1.0 v output - voltage low, csout v ol2 v dd = 5.0v, i ol = 20ma (note 1) 0.75 1.25 v leakage current, cc1, cc2, led1, led2, csout i lkg v dd = 5.0v, output inactive - 1 +1 a threshold voltage, - ? v termination v -? v after t tho 1.0 2.0 3.0 mv mode test current, dmsel, led2 i mtst (notes 2, 3) 5 15 a input logic - high, dmsel, led2 v ih (note 1) v dd - 0.2 v input logic - low, dmsel, led2 v il (note 1) 0.2 v input leakage current, dmsel i il1 after power - up mode select, dmsel = v dd or v ss - 1 +1 a threshold voltage, cell test v ctst r ctst = 80k ? 85 100 115 mv threshold voltage, cell voltage low v bat - low cc1 = cc2 = high - z (note 4) 0.9 1. 0 1.1 v threshold voltage, cell voltage max1 v bat - max1 cc1 = cc2 = high - z (note 4) 1.55 1.65 1.75 v threshold voltage, cell voltage max2 v bat - max2 cc1, cc2 active (note 4) 1.64 1.75 1.86 v threshold voltage delta v bat - max v bat - max2 - v bat - max1 (note 5) 90 100 110 mv
ds2711/ds2712: loose - cell nimh charger s 3 of 15 parameter symbol conditions min typ max units threshold voltage, thermistor - min v thm - min (notes 1, 4, 6) v dd x 0.73 v threshold voltage, thermistor - max v thm - max (notes 1, 4, 6) 0.30 v dd x 0.33 0.36 v threshold voltage, thermistor - stop v thm - stop (notes 1, 4, 6) v dd x 0.29 v threshold current, tmr pin suspend i tmr - sus 0.1 0.5 a presence test current, vp1, vp2 i ptst parallel: v dd 4.0v, series: v dd 4.5v 10 15 a reverse leakage current, vp1, vp2 i lkgr v dd = 0v, vp1 = 1.5v, vp2 = 3.0v 2 a current - sense reference voltage v iref (note 1, 4, 7 ) 125 mv - 6% +6% % gain, current - sense error amp g m ds2711 (note 8 ) 0.9 1 .5 ? -1 gain, current - sense comparator g m ds2712 ( note 8) 10 ? -1 propagation time, current - sense comparator t pdly ds2712, 2mv over/underdrive 0.25 s hysteresis, current - sense comparator v hys - comp ds2712 22 24 26 mv electrical characteristics: ti ming (4.0v v dd 5.5v, t a = -20 c to +70 c, unless otherwise noted.) parameter symbol conditions min typ max units internal timebase period t base 0.96 s internal timebase accuracy - 10 +10 % duty factor, series fast charge cc1 0.969 duty fa ctor, series precharge/top - off cc1 0.250 duty factor, parallel fast charge cc1, cc2 0.484 duty factor, parallel precharge/top - off cc1, cc2 0.125 duty factor, maintenance charge cc1, cc2 0.0156 cell test interval t ctst 31 seconds precharge timeout t pchg v cell < v bat -min 34 minutes fast - charge termination hold - off period t tho 4 minutes fast - charge flat voltage timeout t flat v cell not increasing 16 minutes charge timer period t ctmr r tmr = 100k ? 2.5 hours
ds2711/ds2712: loose - cell nimh charger s 4 of 15 parameter symbol conditions min typ max units charge timer accuracy r tmr = 100k ? - 5 +5 % charge timer range t ctmr - range 0.5 10 hours electrical characteristics: timing (continued) (4.0v v dd 5.5v, t a = -20 c to +70 c, unless otherwise noted.) note 1: voltages relative to v ss . note 2: i mt st current is applied as a source current and as a sink current within 5ms after power - up. note 3: when operating in two - cell - series charge configuration, the dmsel pin must have less than 50pf of external load capacitance for proper operation. if the load capacitance is greater than 50pf , a resistor voltage - divider should be used to maintain dmsel at v dd /2. note 4: specification applicable during charge cycle with t a = 0 c to +70 c. note 5: v bat - max1 and v bat - max1 are generated from the same reference. the ir ranges never overlap. note 6: v thm - min, v thm - max, and v thm - stop are fixed ratios of v dd. their ranges never overlap. note 7: tested with i csout = - 1ma. note 8: gain tested with 1mv step with i csout = - 1ma. figure 1 . block diagram + - state machine voltage and temperature measurement charge timer bias vp1 cc2 led1 tmr vdd vss led2 vp2 thm1 thm2 cell test ctst cc1 csout 0.125v dmsel suspend 3.7v uvlo oscillator + - vn0 presence test pre-charge fast charge & cell tests top-off charge maintenance charge charge mode select vn1 + - i ptst i ptst 0.1v ds 2712 ds 2711
ds2711/ds2712: loose - cell nimh charger s 5 of 15 figure 2 . state diagram por standby power ccx = hi - z ledx = hi - z vdd > vpor (3.7v) presence test ccx = hi - z ledx = no battery vbat < 1.65v t < pctimeout or vbat < 1v vbat > 1.75v or t < 0c or t > 45c vdd < vpor - vhys (asynchronously from anywhere) prechg ccx = active 12.5% par., 25% ser. ledx = charging fault standby power ccx = hi - z ledx = fault fail: von - voff > v ctst cell test ccx = hi - z ledx = charging t > 50 fast chg t < fast timeout topoff chg t < topoff timeout delta - v detect or t > fast time out maint ccx = active 1/64 ledx = maintenance t > 50 or t > topoff timeout t > pctimeout or t < 0 or t > 50 or vbat > 1.75v vbat > 1.75v vbat > 1.75v (asynchronously from anywhere) pass 32 clock interval vbat > 1v and t < pctimeout and t < 50c ccx = active 12.5% par., 25% ser. ledx = charging ccx = active 48% par., 97% ser. ledx = charging vbat > 1.75v t < 1s
ds2711/ds2712: loose - cell nimh charger s 6 of 15 detailed description charge algorithm overview a charge cycle begins in one of three ways: with the application of power to the ds2711 with cell(s) already inserted, with the detection of cell insertion after power - up, or when exiting suspend mode with cell(s) inse rted. the charge cycle begins with precharge qualification to prevent fast charging of deeply depleted cells or charging under extreme temperature conditions. p recharging is performed at a reduced rate until each cell reaches 1v. the algorithm proceeds to a fast - charge phase, which includes cell tests to avoid accidental charging of alkaline cells or nimh cells that are worn - out or damaged. fast charging continues as long as the cell temperature(s) are less than 50 c (based on thm1, thm2 voltages) and the open - circuit cell voltage(s) are between 1.0v and 1.75v. fast charging terminates by the - ? v (negative delta voltage) method. the top - off charge phase follows to completely charge the cells. after the top - off charge timer expires, the maintenance charge ph ase continues indefinitely to keep the cells at a full state of charge. maximum voltage, temperature, and charge - time monitoring during all charge phases act as secondary or safety termination methods to provide additional protection from overcharge. each cell is monitored independently, and in parallel mode the charge phase of each cell is independently controlled. series charge configuration the ds2711/ds2712 series configuration supports one or two - slot stand - alone and one or two cell in - system charger s. the single - cell - series mode charges one cell while the two - cell - series mode charges two series cells. since the cells are charged in series, cell sizes should not be mixed in the series configuration. in the application example in figure 3 , charge current is gated to the battery cells by a pnp transistor under the control of the cc1 pin of the ds2711. current regulation is performed outside of this example schematic using the current - sense feedback provided by the ds2 711 csout pin. the ds2712 can also be used in this circuit to provide switch - mode control on the csout pin. rsns = 0.125 ? sets the charge source current, ichg, to 1a. in series mode, the effective charge current is 0.969 x ichg = 969ma. figure 3 . series configuration with external current regulation vdd led1 led2 dmsel ctst tmr csout vp1 vp2 thm1 thm2 vn1 vss vn0 cc1 cc2 75k 10k x2 103at-2 x2 ds2711/12 270 100 0.125 10k fcx718 +5v gnd ifb ichg 100k rsns 0.1
ds2711/ds2712: loose - cell nimh charger s 7 of 15 parallel charge configuration the parallel configuration supports two slot stand - alone chargers. charge pulses are fed alternately to each cell under the con trol of the cc1 and cc2 pins so the charge regimes occur in parallel. the duty cycle on cc1 and cc2 are independent of one another. transitions from precharge to fast charge, fast charge to top - off, and top - off to maintenance occur independently for each c ell. the configuration shown in figure 4 is for charging two cells with the current - sense feedback regulating the charge source to 2a (r sns = 0.068 ? ). the effective charge current for each cell is 2a x 0.484 = 0.968a. a charger with battery holders designed to accept either aa or aaa cell sizes can be constructed with the current - sense resistance split between two separate resistors so each cell type (aa or aaa) is charged at a different rate. mechanical design of the holders is required to prevent insertion of more than one cell in each slot. the holder design must also prevent electrical contact with reverse polarity insertion. figure 4 . parallel configuration with external current regulation vdd led1 led2 dmsel ctst tmr csout vp1 vp2 thm1 thm2 vn1 vss vn0 cc1 cc2 75k 100k 10k x2 103at-2 x2 ds2711/12 270 0.068 10k fcx718 +5v gnd ifb ichg 100 10k fcx718 270 rsns 100 0.1 the series or parallel charge configuration is programmed by strapping led2 in the low, high, or high - z state during power - up. in this example and the following one, the parallel charge mode is selected by pulling led2 pin high during power - up. this is accomplished in this example by the led and 270 ? resistor. in applications where only one led is used, a 100k ? pullup resistor is recommended. see table 2 for additional configuration programming information.
ds2711/ds2712: loose - cell nimh charger s 8 of 15 ds2712 parallel charge configuration with switch - mode charge current regulation the example in figure 5 uses the ds2712 to regulate charge current as a switching (buck) regulator. ichg is set to 2a using rsns = 0.056 ? . the effective charge current for each cell is ichg x 0.484 = 968ma. the csout comparator output switches off wh en the voltage across the sense resistor goes above 0.125v and back on when the voltage drops below 0.100v. in this mode, the operating frequency is determined primarily by the value of the inductor, the hysteresis, the input voltage, and the voltage on th e cells . in some cases, a damping network may be required to prevent overshoot with the batteries removed. figure 5 . parallel configuration w ith switch - mode current regulation (ds2712 only ) cc1 cc2 led1 vss led2 csout vn1 vn0 vp1 vp2 thm2 thm1 vdd ctst 0.056 270 1u +5v 680 10k 270 dmsel tmr 10k 47u 10k 10k 75k 100k 10 47uhy 103at-2 c1 47uf ds2712 103at-2 ichg 0.1 gnd rsns fcx718 fcx718 100 100 150 fcx718
ds2711/ds2712: loose - cell nimh charger s 9 of 15 undervoltage lockout (uvlo) the uvlo circuit serves as a power - up and brownout detector by monitoring v dd to prevent charging until v dd rises above v uvlo , or when v dd drops below v uvlo - v hys . if uvlo is active, charging is prevented, the state machine is forced to the reset state, and all charge timers are reset. a 10 s deglitch circuit provides noise immunity. internal oscillator and clock generation an internal oscillator provides the main clock source used to generate timing signals for internal chip operation. the precharge timer, hold - off timers, and timings for cc1/cc2 operation and cell testing are derived from this timebase. current - sense amplifier (ds2711) an error amplifier block provides several options to regulate the charge current. the 20ma open - drain output can drive a pmos or pnp pass el ement for linear regulation, or the output can drive an optocoupler for isolated feedback to a primary - side pwm controller. the vn0 pin is a remote - sense return and should be connected to the grounded side of the sense resistor using a separate, insulated conductor. figure 6 . current - sense amplifier response the open - loop amplifier response shown in figure 6 was measured with i csout = - 1ma. an error signal between the current - sense signal (across a sense resistor) and the 0.125v internal reference is produced so the voltage across the sense resistor is maintained at v iref in a closed - loop circuit. current - sense comparator (ds2712) the comparator in the ds2712 switches between on and off and is capable of driving a pnp bipolar or a pmos transistor, enabling the use of a switched - mode power stage. hysteresis on the comparator input provides noise rejection. in the closed - loop regulation circuit of figure 5 , the comparator regulates voltage across the sense resistor to a dc average of: v rsns = v iref - 0.5 x v hys - comp = 0.125v frequency (hertz) 10 1 10 2 10 3 10 4 10 5 10 6 10 7 gain 0.00 0.20 0.40 0.60 0.80 1.00 1.20 phase - 300 - 250 - 200 - 150 - 100 - 50 0 gain phase
ds2711/ds2712: loose - cell nimh charger s 10 of 15 charge timer the charge timer monitors the duration of charge in fast and top - off charge phases, and is r eset at the beginning of each phase. the timeout period is set with an external resistor connected from the tmr pin to v ss . resistors can be selected to support fast - charge timeout periods of 0.5 to 10 hours and top - off charge timeo ut periods of 0.25 to 5 hours. if the timer expires in fast - charge, the timer count is reset and charging proceeds to the top - off charge phase. the top - off timeout period is half of the fast charge timeout period. if the timer expires in to p - off, charging proceeds to the maintenance phase. the programmed charge time approximately follows the equation: t = 1.5 x r / 1000 (time in minutes) suspend suspension of charge activity is possible by disconnecting the tmr pin. the c c1 and cc2 outputs become high - z and the charge timer stops. the state machine and all timers are reset to their presence test conditions. temperature sense connecting an external 10k ? ntc thermistor between thm1 or thm2 (thmx) and v ss , and a 10k ? bias r esistor between v dd and thmx allows the ds2711 to sense temperature. to sense the temperature of the battery cells, locate the thermistor close to the body of the battery cell so thm1 monitors the temperature of cell - 1 and thm2 monitors the temperature of cell - 2. alternatively, the thermistor can sense ambient temperature by locating it away from the cells. thm1 and thm2 can be connected together to sense temperature using a single thermistor and bias resistor. the temperature qualification function can be defeated by connecting thm1 and thm2 to a single resistor - divider supplying a voltage between the thermistor - min and thermistor - max threshold voltages. several recommended 10k ? thermistors are shown in table 2. min, max temperature compare the voltage thr esholds of the thmx inputs (vthm - min, vthm - max) are set to allow fast charging to start if 0 c < t a < 45 c when using the recommended 10k ? bias and 10k ? thermistor. if fast charging is in progress, and the voltage on thmx reaches vthm - stop, fast charging s tops and the maintenance phase begins. table 1 . thm1, thm2 thresholds thm threshold ratio of v dd thermistor resistance ( ? ) temperature ( c) semitec 103at - 2 fenwal 197- 103lag - a01 173 - 103laf - 301 min 0.73 27.04k 0 4 max 0.33 4.925k 45 42 stop 0.29 4.085k 50 47 figure 7 . cell voltage sense points vcell1 vcell2 vn1 vn0 vp1 vp2 charge source vcell1 vcell2 cc1 cc1 cc2 vp1 vn1 vp2 vn0 series configuration parallel configuration charge source
ds2711/ds2712: loose - cell nimh charger s 11 of 15 cell voltage monitoring in the 2 - cell series mode, the voltage difference between vp2 and vp1 is used to determine the vcell2 voltage in the two - cell series stack. the voltage difference between vp1 and vn1 is used to determine the vcell1 voltage. in the 1 - cell series mode, the difference between vp1 and vn1 is used as the cell voltage. vp2 can be left disconnected in the 1 - cel l series mode. in parallel mode, the difference between vp2 and vn1 is used for the vcell2 voltage, and the difference between vp1 and vn1 is used for vcell1 voltage. individual cell voltages are monitored for minimum and maximum values, using the v bat -mi n , v bat - max1 and v bat - max2 threshold limits. upon inserting a cell or power - up with cells inserted, cell voltages must be less than the v bat - max1 threshold before charging begins. the v bat - min threshold determines whether a precharge cycle should precede t he fast charge cycle, and when to transition from precharge to fast charge. once fast charging commences, cell voltages are compared to the v bat - max2 threshold once per second. the comparison occurs while the charge control pin (cc1 or cc2) controlling cur rent to the cell is active (low). when the charge control pin is active so charge is applied to the cell, the cell voltage is referred to as the v on voltage. when the charge - control pin is inactive, the cell voltage is referred to as the v off voltage. if v bat - max2 is exceeded in fast charge, charging is halted and a fault condition is displayed. while fast charge is in progress, cell voltage measurements are stored and compared to future measurements for charge termination and cell test purposes. two types of tests are performed to detect primary alkaline and lithium cells or defective nimh or nicd secondary cells. cells are tested individually in the series and parallel configurations, so that a single improper or defective cell can be detected quickly. in the series configuration, a single defective cell will terminate charge for both cells, whereas the parallel mode continues charging the good cell and stops charging the defective cell. v ctst is set by the resistance from the ctst pin to ground. the nom inal sensitivity of 100mv is set by connecting an 80k ? resistor between ctst and v ss . the detection threshold can be set from 32mv to 400mv. the following formula approximates the setting for the detection threshold. v ctst = 8000/r (value in v ) - v and flat voltage termination during fast charge, - ? v detection is performed by comparing successive voltage measurements for a drop of 2mv in the cell voltage. a hold - off period for - ? v detection begins at the start of fast charging and prevents false termination in the first few minutes of the charge cycle. once the hold - off period expires, cell voltage measurements are acquired every 32 clock cycles (during the ccx off time). when a newly acquired voltage measurement is greater than any previous one, the new value is retained as the maximum value. when the cell voltage no longer increases, the maximum value is retained and compared against subsequent values. if the cell voltage drops by the - ? v threshold, v -? v , (2mv typ), fast charging is terminated. i f the cell voltage remains flat such that the maximum value persists for a period of 16 minutes (t flat ), fast charge terminates and top - off charging begins. top- off and maintenance in top - off mode, the charger scales the cell current to 25% of the fast ch arge current. the charge timer is reset and restarted with a timeout period of one - half the fast - charge duration. when the charge timer expires in top - off, the charger enters maintenance and delivers 1/64 of the charge source current to the cells. maintenance charge continuous until power is removed, the cell(s) are removed or the ds2711/ds2712 is cycled into and out of suspend mode by disconnecting the tmr pin. selecting the charge mode the charge mode configuration is selected by testin g the led2 pin during startup. an internal current source tests the state of the led2 pin by pulling up and pulling down on the pin to determine if it is high, low, or open . the recommended pullup or pulldown resistor value (if used) is 100k ? . in t he parallel charging circuit diagrams on page 7 , no resistor is shown. the current path through the led and 270 ? resistor is sufficient to pull the led2 pin high at power - up to select the parallel mode. see to the mode te st current (i mtst ) specification in the d c electrical characteristics table to select other pullup values.
ds2711/ds2712: loose - cell nimh charger s 12 of 15 table 2 . charge mode selection led2 pin strapping mode low 1 - cell series open 2 - cell series high parallel cc1 and cc2 outp uts the cc1 and cc2 operate as open - drain outputs that drive active low to connect the charge source to the battery cell. during charge, the behavior of the cc1 and cc2 outputs depends on the charge - mode configuration. in parallel mode, cc1 and cc2 are dri ven low in alternating time slots. the charge source is loaded by just one cell during any time slot. in the 1 - cell and 2 - cell series mode, only cc1 is driven. except for the periodic performance of impedance and - ? v tests, series mode charging is continuo us during the fast charge phase rather than pulsed in parallel mode. parallel mode fast charge referring to figure 4 , cc1 controls the pnp switch that gates current to the cell in slot 1. cc2 controls the pnp switch that gates current to the cell in slot 2. during fast charge, current is gated to each slot sequentially, with charge pulses occurring in alternatin g time frames. the cell in one slot charges while the other relaxes and the effective fast - charge current is 48.4% of the magnitude set by the charge - source current limit. the parallel configuration skips a charge pulse every 32 clock cycles to facilitate independent testing of the open - and closed - circuit cell voltages (v off and v on , respectively). since the charge regime of each cell is independent, one cell may complete a charge phase before the other. the more fully charged cell of a pair inserted at th e same time could terminate fast charge by - ? v, then charge in top - off while the less charged cell continues in fast charge. in the case of an improper or faulty cell (e.g., alkaline) being inserted along with a proper cell (nimh or nicd), charging of the faulty cell would be stopped, while the proper cell is charged to full. series mode fast charge referring to figure 3 , cc1 controls the pnp switch that gates current to the cell(s). in series mode, 1 or 2 cells can be charged, depending on whether the 1 - cell or 2 - cell series mode has been selected. during fast charge, current is gated to the cell(s) almost continu ously, with the effective fast - charge current approximately equal to current limit of the charge source. the series configuration deactivates cc1 briefly every 32 clock cycles to facilitate independent testing of v off and v on of each cell. the one second d eactivation makes the duty factor 0.969 and therefore the effective current equals approximately 97% of the charge - source current limit. in the 2 - cell series mode, the characteristics of each cell are evaluated individually; however charging stops if eithe r cell is determined to be improper or faulty. in the 1 - cell charge series mode, cc1 gates the charge current as in the 2 - cell series mode. the cell voltage is monitored between vp1 and vn1, and temperature is monitored with thm1. the vp2 and thm2 pins ca n be left disconnected in the 1 - cell series mode. example capacities and charge rates parallel charging example a 1700mah cell is charged using a 1a regulated charge source. during fast charge, the cell is charged at a duty factor of 0.484 and receives an effective charge current of 0.484a. in terms of c - rate, this is 484ma/1700mah = 0.285 c (or c/3.5). during precharge and top - off, the duty factor is 0.125 (i.e., 1/8), for an effective average current of 125ma, corresponding to a c - rat e of 125/1700 = 0.073c (or c/13.6). similarly, in maintenance mode, the duty factor is 0.0156 (i.e., 1/64) and the c - rate is 15.6/1700 = 0.0092 ( or c/109). the c - rates for charging 3 different cell capacities using a 500ma and a 1000ma current source ar e shown in table 3 .
ds2711/ds2712: loose - cell nimh charger s 13 of 15 table 3 . parallel configuration, each cell mode current limit 500ma current limit 1000ma cell capacity 900mah 1700mah 2200mah 900mah 1700mah 2200mah fast c/3.72 c/7.02 c/9.08 c/1.86 c/3.51 c/4.54 precharge/top - off c/14.4 c/27.2 c/35.2 c/7.20 c/13.6 c/17.6 maintenance c/115 c/218 c/282 c/57.6 c/109 c/141 series and single cell charging example in the series and single - cell modes, the effective fast charge current is equal to 0.969 times the regulated current limit and the top - off current is 0.25 times the regulated current. the maintenance mode is identical to the parallel charging rate, that is, 1/64 times the regulated current. the c - rates for charging 3 different cell capacities using a 500ma and a 1000ma current source are shown in t able 4 . table 4 . series configuration, each cell mode current limit 500ma current limit 1000ma cell capacity 900mah 1700mah 2200mah 900mah 1700mah 2200mah fast c/1.86 c/3.51 c/4.54 c/0.93 c/1.7 5 c/2.27 precharge/top - off c/7.20 c/13.6 c/17.6 c/3.60 c/6.80 c/8.80 maintenance c/115 c/218 c/282 c/57.6 c/109 c/141 led1 and led2 outputs, mode - select input open - drain outputs led1 and led2 pull low to indicate charge status. when inactive, the outp uts are high impedance. led1 displays the status for the cell monitored by vp1 and led2 displays the status for the cell monitored by vp2. the led pins drive low in three ?blink? patterns to annunciate the charge status. table 5 summarizes the led operati on in each display mode (dm0, dm1, dm2) for each charge condition. in parallel mode, led1 indicates the status of the cell whose positive terminal is connected to vp1 and led2 indicates the status of the cell whose positive terminal is connected to vp2. in series mode, led1 indicates the charge status for both cells since they are charged in series. table 5 . display patterns b y display mode a nd charge activity display mode dmsel pin charge activity no battery pre/fast/ top - off charging maintenance fault dm0 low high impedance low 0.80s low 0.16s high impedance 0.48s low 0.48s high impedance dm1 open high impedance low high impedance 0.16s low 0.16s high impedance dm2 high high imped ance 0.80s low 0.16s high impedance low 0.16s low 0.16s high impedance
ds2711/ds2712: loose - cell nimh charger s 14 of 15 ordering information part temp range pin - package top mark ds2711z - 40 c to +85 c 16 so ds2711 ds2711z+ - 40 c to +85 c 16 so ds2711 ds2711z /t&r - 40 c to +85 c 16 so ds2711 ds2711z+t&r - 40 c to +85 c 16 so ds2711 ds2711 e+ - 40 c to +85 c 16 tssop ds2711 ds2711e+t&r - 40 c to +85 c 16 tssop ds2711 ds2712 z - 40 c to +85 c 16 so ds2712 ds2712z+ - 40 c to +85 c 16 so ds2712 ds2712z/t&r - 40 c to +85 c 16 so ds2712 ds2712z+t&r - 40 c to +85 c 16 so ds2712 ds2712 e+ - 40 c to +85 c 16 tssop ds2712 ds2712e+t&r - 40 c to +85 c 16 tssop ds2712 +denotes a lead(pb) - free/rohs - compliant package. t&r = tape and reel. package information for the latest pack age outline information and land patterns (footprints) , go to www.maxim - ic.com/packages . note that a ?+?, ?#?, or ? - ? in the package code indicates rohs status only. package drawings may show a different su ffix character, but the drawing pertains to the package regardless of rohs status. package type package code outline no. land pattern no. 16 so s16+1 21- 0041 90- 0097 16 tssop u16 +1 21- 0 066 90- 0 117
ds2711/ds2712: loose - cell nimh charger s 15 of 15 maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a maxim product. no cir cuit patent licenses are implied. maxim reserves the right to change the circuitry and specifications without notice at any time. maxim integrated products, 120 san gabriel drive, sunnyvale, ca 94086 408 - 737 - 7600 ? 2011 maxim integrated products maxim is a registered trademark of maxim integrated products, inc. revision history revision date description pages changed 120808 changed figure 2 to include ?t <0? as a condition t o move from pre - charge to fault state 6 4/11 updated the lead and soldering temperature information in the absolute maximum ratings section; updated figure 1; updated the internal oscillator and clock generati on section; added the package information tab le 3 , 5, 10 , 14


▲Up To Search▲   

 
Price & Availability of DS2711ZT

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X